livre blanc

Closing Functional and Structural Coverage on RTL Generated by High-Level Synthesis

Most hardware design teams have a verification methodology that requires a deep understanding of the RTL to reach their verification goals, but this type of methodology is difficult to apply to the machine generated RTL from High-level Synthesis (HLS). This paper describes innovative techniques to use with existing methodologies, for example the Universal Verification Methodology (UVM), to close functional and structural coverage on HLS generated code.

Partager

Ressources associées

Traceability and lifecycle intelligence in the Food & Beverage industry
Webinar

Traceability and lifecycle intelligence in the Food & Beverage industry

Learn how to leverage product and manufacturing information to effectively gain intelligence to help organizations gain a competitive advantage across the entire value chain.

CII era of shipping: Why is it the right time to employ digital solutions to succeed?
Webinar

CII era of shipping: Why is it the right time to employ digital solutions to succeed?

Gain industry insights on CII's first year and discover why digital transformation is key for enhancing ship energy efficiency success.