technický dokument

Closing Functional and Structural Coverage on RTL Generated by High-Level Synthesis

Most hardware design teams have a verification methodology that requires a deep understanding of the RTL to reach their verification goals, but this type of methodology is difficult to apply to the machine generated RTL from High-level Synthesis (HLS). This paper describes innovative techniques to use with existing methodologies, for example the Universal Verification Methodology (UVM), to close functional and structural coverage on HLS generated code.

Sdílení

Související zdroje informací

Driving performance engineering using artificial intelligence in automotive
Webinar

Driving performance engineering using artificial intelligence in automotive

Artificial intelligence in automotive helps improve design processes, increase accuracy, and speed up product development. Learn more