白皮書

Closing Functional and Structural Coverage on RTL Generated by High-Level Synthesis

Most hardware design teams have a verification methodology that requires a deep understanding of the RTL to reach their verification goals, but this type of methodology is difficult to apply to the machine generated RTL from High-level Synthesis (HLS). This paper describes innovative techniques to use with existing methodologies, for example the Universal Verification Methodology (UVM), to close functional and structural coverage on HLS generated code.

Share

相關資訊

Optimizing semiconductor packaging with advanced thermal testing and die attach techniques
Webinar

Optimizing semiconductor packaging with advanced thermal testing and die attach techniques

Discover advanced thermal management and die attach techniques to optimize semiconductor packaging. Watch this semiconductor packaging webinar.

Improving power electronics thermal design and reliability using test and simulation
Webinar

Improving power electronics thermal design and reliability using test and simulation

Power semiconductor calibrated thermal model Power electronics Cooling Power electronics thermal reliability Electronics cooling simulation using Simcenter Flotherm Thermal testing of power electronics Power...