Technical Paper

ESD verification for 2.5D and 3D ICs

An illustration depicting the file inputs and outputs of Calibre 3DPERC (die2die).

Ensuring your integrated circuit (IC) design can withstand electrostatic discharge (ESD) events without incurring damage or failure is an extremely important activity in IC circuit design and verification. While automated flows for ESD verification are well-established for regular 2D ICs, 2.5D and 3D integration presents new challenges in both ESD design and verification. The new automated ESD verification methodology in Calibre 3DPERC (die2die) effectively and accurately addresses the emerging challenges for ESD robustness in 2.5/3D IC designs.

What you’ll learn:

  • The challenges of verifying ESD robustness in 2.5D and 3D ICs.
  • How an automated 2.5D and 3D IC ESD verification methodology address the ESD challenges and verify the ESD robustness.
  • Why Calibre 3DPERC provides automated ESD verification for 2.5D and 3D ICs, including a method for measuring point-to-point (P2P) parasitic resistance and current density (CD) for hybrid bond technology

Who should read this:

  • IC verification engineers who need new and efficient methods of ESD verification for 2.5D and 3D ICs.
  • IC designers interested in ensuring 2.5D and 3D IC design reliability.

Share

相關資訊

How to design a ship using a simulation-driven approach
Webinar

How to design a ship using a simulation-driven approach

Watch this webinar to learn how digital tools can change your approach on how to design a ship. Ensure all requirements are met and remove the design spiral from your process.

Simulation process and data management for ship design
Webinar

Simulation process and data management for ship design

Learn how to create a seamless ship design workflow with simulation and data sharing. Ensure effective collaboration and provide the right information.