백서

Closing Functional and Structural Coverage on RTL Generated by High-Level Synthesis

Most hardware design teams have a verification methodology that requires a deep understanding of the RTL to reach their verification goals, but this type of methodology is difficult to apply to the machine generated RTL from High-level Synthesis (HLS). This paper describes innovative techniques to use with existing methodologies, for example the Universal Verification Methodology (UVM), to close functional and structural coverage on HLS generated code.

공유

관련 자료

복합재 설계 강화 및 제조 회사 성장을 지원하는 Siemens Digital Industries Software 도구
Case Study

복합재 설계 강화 및 제조 회사 성장을 지원하는 Siemens Digital Industries Software 도구

Duqueine은 Tecnomatix와 Teamcenter를 사용하여 고성능 부품 생산을 개선합니다.