white paper

Closing Functional and Structural Coverage on RTL Generated by High-Level Synthesis

Most hardware design teams have a verification methodology that requires a deep understanding of the RTL to reach their verification goals, but this type of methodology is difficult to apply to the machine generated RTL from High-level Synthesis (HLS). This paper describes innovative techniques to use with existing methodologies, for example the Universal Verification Methodology (UVM), to close functional and structural coverage on HLS generated code.

Share

Related resources

What is PLM, and why PLM on the cloud?
Infographic

What is PLM, and why PLM on the cloud?

What is PLM? See how you can bring innovative products to market faster with quick, cost-effective Teamcenter X on the cloud. Learn more.

Take the Fast Track with Teamcenter X SaaS PLM
Video

Take the Fast Track with Teamcenter X SaaS PLM

Take a look at Teamcenter X software-as-a-service product lifecycle management (SaaS PLM) that's easy to use and easy to access.