白皮書

LG Electronics: Video Encoder IP Design Optimization and Verification Using the Catapult Platform

Picture of LG Electronic's Alpha 11 AI Processor Chip

As the algorithmic complexity of intellectual property (IP) designed for semiconductors increases, the time and effort required for IP development and verification escalates. This shift is contributing to longer development cycles in the semiconductor industry, becoming a major factor delaying time-to-market (TTM). Additionally, optimizing power, performance, and area (PPA) to meet the requirements of various product lines is crucial for competitiveness in the IP landscape. This necessitates efficient development and verification of complex IP blocks, as well as enhancing productivity through IP reuse, which is challenging due to the need for managing various hardware versions of complex base logic, making maintenance difficult. To address this, LG Electronics’ SoC Center has adopted CatapultTM HLS (High-Level Synthesis) and used it to design a highly complex video encoder. Through this new design approach, LG Electronics’ SoC Center concluded that adopting Catapult in IP development significantly increases efficiency in terms of time and cost, and there are plans to increase the use of Catapult in their future IP development projects.

Share

相關資訊

LG Electronics: Video Encoder IP Design Optimization and Verification Using Catapult
Webinar

LG Electronics: Video Encoder IP Design Optimization and Verification Using Catapult

In this session, LGE describes a new design approach which concluded that adopting Catapult in IP development increases efficiency in time and cost, and they plan to increase usage in future IP projects.

Google 使用高階合成開發 WebM 視訊解壓縮硬體 IP
White Paper

Google 使用高階合成開發 WebM 視訊解壓縮硬體 IP

本白皮書還將介紹 WebM 團隊在成功實作 G2 VP9 時實際使用 Catapult HLS 的情況,並分享結果和感想。