Technical Paper

Beyond geometry checks: Context-aware design verification

Beyond geometry checks: Context-aware design verification

Automated context-aware IC design verification can solve demanding design and manufacturing challenges in both established and emerging process nodes. Capabilities such as automated voltage propagation, voltage-aware design rule checking, and integration of both physical and electrical information within a logic-driven layout framework helps designers ensure the performance and reliability of complex IC designs within today’s tight delivery schedules.

Fast, accurate, automated context-aware checking in all phases of IC design verification

Automated context-aware checking has become an essential best practice for providing reliable and timely IC chips to the market. Designers can leverage the actionable net/device debug information in error results to more quickly and easily adjust layouts based on both the electrical and geometrical features in an IC design, improving both verification precision and debugging efficiency. Physical, circuit, electrical, and reliability IC design verification can all take advantage of context-aware checks to improve the quality and accuracy of results, while reducing turnaround time.

Share

相關資訊

Embedded Analytics 一種平台方法
White Paper

Embedded Analytics 一種平台方法

我們介紹了一種平台方法,稱為 Tessent™ Embedded Analytics,這個解決 方案整合了智慧型晶載監測、通訊軟硬體、API 與應用軟體。該平台為一個 問題領域提供了解決方案,該領域的範圍從 SoC 除錯擴展到產品效能的最佳化,貫穿從概念發想直到生命週期結束的完整生命週期。