技术论文

ESD verification for 2.5D and 3D ICs

An illustration depicting the file inputs and outputs of Calibre 3DPERC (die2die).

Ensuring your integrated circuit (IC) design can withstand electrostatic discharge (ESD) events without incurring damage or failure is an extremely important activity in IC circuit design and verification. While automated flows for ESD verification are well-established for regular 2D ICs, 2.5D and 3D integration presents new challenges in both ESD design and verification. The new automated ESD verification methodology in Calibre 3DPERC (die2die) effectively and accurately addresses the emerging challenges for ESD robustness in 2.5/3D IC designs.

What you’ll learn:

  • The challenges of verifying ESD robustness in 2.5D and 3D ICs.
  • How an automated 2.5D and 3D IC ESD verification methodology address the ESD challenges and verify the ESD robustness.
  • Why Calibre 3DPERC provides automated ESD verification for 2.5D and 3D ICs, including a method for measuring point-to-point (P2P) parasitic resistance and current density (CD) for hybrid bond technology

Who should read this:

  • IC verification engineers who need new and efficient methods of ESD verification for 2.5D and 3D ICs.
  • IC designers interested in ensuring 2.5D and 3D IC design reliability.

分享

相关资源

设计未来:推动工业机械行业的主要趋势
E-book

设计未来:推动工业机械行业的主要趋势

探索塑造工业工程未来的新近趋势以及虚拟设计验证测试如何在其中发挥关键作用。

技术创新推动机械制造商变革
White Paper

技术创新推动机械制造商变革

借助智能、互联的机器和西门子全面数字孪生技术获得竞争优势