产品说明

SLEC System Factsheet

Siemens Digital Industries Software High-Level Verification

SLEC System

SLEC System is a good fit for design teams verifying their RTL implementation by formally comparing it against functional SystemC/C++ models, as it significantly reduces the time and effort to establish confidence that the intended functionality is maintained.

The system models can be leveraged completely for verifying the RTL blocks without the need for testbenches and tests by using a Tcl setup, making the tool intuitive and easy to use. This approach is helpful both where design flows involve C-level descriptions and where exorbitantly large state spaces make simulation-based verification approaches impractical.

分享

相关资源

谷歌利用 High-Level Synthesis 开发 WebM 视频解压缩硬件 IP
White Paper

谷歌利用 High-Level Synthesis 开发 WebM 视频解压缩硬件 IP

本文还会介绍 WebM 团队在成功实现 G2 VP9 的过程中如何实际使用 Catapult HLS,并分享一些结果和感想。

将 Vivado HLS 设计移植到 Catapult HLS 平台
White Paper

将 Vivado HLS 设计移植到 Catapult HLS 平台

当开发要在数字逻辑解决方案—例如现场可编程门阵列 (FPGA) 和专用集成电路 (ASIC)—中实现的算法和知识产权 (IP) 块时,高层次综合 (HLS) 具有显著的优势。