ホワイトペーパー

LG Electronics: Video Encoder IP Design Optimization and Verification Using the Catapult Platform

Picture of LG Electronic's Alpha 11 AI Processor Chip

As the algorithmic complexity of intellectual property (IP) designed for semiconductors increases, the time and effort required for IP development and verification escalates. This shift is contributing to longer development cycles in the semiconductor industry, becoming a major factor delaying time-to-market (TTM). Additionally, optimizing power, performance, and area (PPA) to meet the requirements of various product lines is crucial for competitiveness in the IP landscape. This necessitates efficient development and verification of complex IP blocks, as well as enhancing productivity through IP reuse, which is challenging due to the need for managing various hardware versions of complex base logic, making maintenance difficult. To address this, LG Electronics’ SoC Center has adopted CatapultTM HLS (High-Level Synthesis) and used it to design a highly complex video encoder. Through this new design approach, LG Electronics’ SoC Center concluded that adopting Catapult in IP development significantly increases efficiency in terms of time and cost, and there are plans to increase the use of Catapult in their future IP development projects.

共有

関連情報

From chaos to collaboration: synchronizing ECAD and MCAD design domains
Webinar

From chaos to collaboration: synchronizing ECAD and MCAD design domains

Learn how to improve collaboration between ECAD and MCAD teams to reduce errors, minimize rework and accelerate development of complex electronic products.

機械工場向けデジタル・マニュファクチャリング・ガイド (エグゼクティブ編)
E-book

機械工場向けデジタル・マニュファクチャリング・ガイド (エグゼクティブ編)

デジタル・マニュファクチャリングを通じて事業を変革し、市場投入期間を短縮してリスクを低減する方法と、利益率を改善して市場ポジションを高める方法を学びましょう。

統合プロジェクト管理ソリューションによる美容製品製造のイノベーション
E-book

統合プロジェクト管理ソリューションによる美容製品製造のイノベーション

この電子ブックは、プログラムと製品ライフサイクルを統合的に管理して、製品を短期間で市場に投入することのメリットについて説明します。