ホワイトペーパー

High-Level Synthesis (HLS): status, trends and future directions

Picture showing a simple example of an algorithm that multiples four pairs of numbers and adds them. HLS tools create RTL based on choices the designer provides on how the function arguments map to hardware interfaces and other architectural constraints.

The transition to synthesis from higher levels of abstraction is taking place in the industry. Designing at abstraction levels higher than RTL offers significant advantages in verification, power/performance/area optimization, and design reuse. This paper provides perspectives on the ways in which High-Level Synthesis (HLS) is helping and shaping verification, power optimization, and design reuse. This transition is also changing the way hardware design is taught and the research projects that are enabled by the availability of mature HLS tools.

共有

関連情報

産業機械向けAdvanced Planning and Scheduling (APS)
E-book

産業機械向けAdvanced Planning and Scheduling (APS)

Advanced Planning and Scheduling (APS) ソフトウェアを使用して可視性を高め、製造プロセスを改善します。詳細は電子ブックをご覧ください。