white paper

Discontinuities Are Driving Innovation in 3D-IC Package Design and Verification

Discontinuities are Driving Innovation in 3D-IC Package Design and Verification

Disruption and discontinuity are often the hallmarks of progress. Multi-chip packages (MCP) or System-In-Package (SiP) have existed for many years, however traditional 2D design approaches are increasingly stressed to achieve the levels of integration and form factors demanded by the market. 3D integrated packages allows for tight heterogeneous integration that offers similar performance and size to monolithic SoC and are a fast-growing segment of semiconductor industry. This paper explores the disruption and challenges such 3D integrated packages bring to the design tools, design flows and the verification and signoff required to achieve the yields and performance expected.

Compartir

Recursos relacionados

Xperi®: A Designer’s Life with HLS
Webinar

Xperi®: A Designer’s Life with HLS

This webinar will discuss two aspects of their experience going from RTL to HLS. The first topic is using HLS for algorithms such as Face Detection th

High-Level Synthesis Verification Technologies and Techniques
Webinar

High-Level Synthesis Verification Technologies and Techniques

This session will describe applying known and trusted static, formal and dynamic approaches to verification performed at the C++ or SystemC HLS level of abstraction.

NVIDIA: High-Level Synthesis in Agile System-on-Chip Flows: Overview and Techniques
Webinar

NVIDIA: High-Level Synthesis in Agile System-on-Chip Flows: Overview and Techniques

This talk provides a brief overview of NVIDIA Research’s use of Catapult HLS and highlights some useful features and flows of the Connections library, such as the ability to back-annotate SystemC simulations.