white paper

Arm's Input Qualification Methodology using PowerPro

Abstract battery

This white paper proposes a new automated input qualification methodology that Arm developed using Siemens EDA’s PowerPro™ software portfolio that performs various data integrity checks at the IC design build and prototype stage. This methodology ensures in quicker iterations that input data are high fidelity, leading to a well correlated power numbers. Should multiple iterations be necessary, a checkpoint database method is implemented to bypass the clean stages of the tool run so that further analysis is only required for areas with power violations – enabling fast iterative refinement.

Various checks pertaining to activity annotation (FSDB/SAIF/STW/QWAVE), technology libraries (.lib) and parasitic mapping (SPEF) are already a part of PowerPro. With PowerPro defining an input qualification methodology around these checks, much like Arm, users can save up to 88 percent of project time in achieving reliable power numbers.

Share

Related resources

2022 Wilson Research Group FPGA functional verification trends
White Paper

2022 Wilson Research Group FPGA functional verification trends

This report presents those results from the 2022 Wilson Research Group Functional Verification Study that were focused on the Field-Programmable Gate Array (FPGA) segment.

2020 Wilson Research Group functional verification study
White Paper

2020 Wilson Research Group functional verification study

This report presents the results from the 2020 Wilson Research Group Functional Verification Study focused on the Field-Programmable Gate Array (FPGA) segment.

2020 Wilson Research Group functional verification study
White Paper

2020 Wilson Research Group functional verification study

This report presents the results from the 2020 Wilson Research Group Functional Verification Study, which were focused on the Integrated Circuit (IC) and Application Specific Integrated Circuit (ASIC) market segments.