video

3D IC Test challenges, trends, and solutions

3D IC design enablement with Tessent

The Tessent 3D IC test approach is based on hierarchical DFT, SSN (Streaming Scan Network), enhanced TAPs (test access ports), and IEEE 1687 IJTAG (internal joint test action group) network technologies, all of which are IEEE 1838 compliant. Designed for scalability, flexibility, and ease-of-use, the Tessent solution helps customers optimize resources associated with IC test technology.

Testing 2.5D and 3D designs

The increasing number of 2.5D and 3D devices shows that is not just a contemporary
fashion but an important future direction of the semiconductor industry. 2.5D, in which multiple ICs are packaged side-by-side on a common interposer, and 3D, with dies and interposer stacked on top of each other, present unique challenges for IC test.

Only partial solutions exist today for the DFT and many details—including the DFT requirements—are not yet fully understood. There has, however, been progress throughout the semiconductor ecosystem in bringing the promise of 3D ICs to the mainstream of
design.

Share

Related resources

Tessent Multi-die software for 2.5D and 3D IC designs
Fact Sheet

Tessent Multi-die software for 2.5D and 3D IC designs

The Tessent Multi-die software from Siemens EDA enables automation for 3D ICs. Download this fact sheet to learn more about Tessent Multi-die software

Improving your in-system test quality with in-system deterministic test
Webinar

Improving your in-system test quality with in-system deterministic test

This presentation will cover the motivations and benefits of using in-system deterministic test and how using this new technology can become a central part of any SLM strategy.

Shift Left in DFT Design
Blog Post

Shift Left in DFT Design

Tessent™ RTL Pro software automates the analysis and insertion of Tessent VersaPoint™ test point technology, LBIST-OST test points, dedicated scan wrapper cells and x-bounding logic as behavioral code at the RTL level. Tessent RTL…