Technical Paper

Model-based CAOPC flow for memory chips to improve performance and consistency of RET solutions

A highly repetitive arrayed memory device layout

Maximizing yield for memory devices requires that resolution enhancement techniques (RET) produce perfect geometric consistency without compromising the lithographic quality. This work adopts an approach that leverages the inherent repetitive and hierarchical structure of the cell-array to ensure the lithographic quality and perfect geometric consistency and symmetry in addition to a drastic reduction in runtime and mask tapeout turn-around-time. A version of this paper was originally presented at SPIE 2020 and published in the proceedings.

Share

Related resources

Catapult High-Level Synthesis and Verification Fact Sheet
Fact Sheet

Catapult High-Level Synthesis and Verification Fact Sheet

Industry leading C++/SystemC High-Level Synthesis with Low-Power estimation/optimization. Design checking, code and functional coverage verification plus formal make HLS more than mere “C to RTL.

Catapult High-Level Synthesis & Verification
Learning Center Library

Catapult High-Level Synthesis & Verification

The Catapult High-Level Synthesis (HLS) library contains a set of modules to introduce Engineers to HLS and High-Level Verification.

Konica Minolta Proves C++ Level Signoff Possibilities Using Catapult HLS Platform
White Paper

Konica Minolta Proves C++ Level Signoff Possibilities Using Catapult HLS Platform

A team at Konica Minolta® has been using the Catapult® HLS Platform for many years to dramatically improve their productivity by coding at the C++ level and using the platform to generate RTL.