fact sheet

SLEC System Factsheet

Siemens Digital Industries Software High-Level Verification

SLEC System

SLEC System is a good fit for design teams verifying their RTL implementation by formally comparing it against functional SystemC/C++ models, as it significantly reduces the time and effort to establish confidence that the intended functionality is maintained.

The system models can be leveraged completely for verifying the RTL blocks without the need for testbenches and tests by using a Tcl setup, making the tool intuitive and easy to use. This approach is helpful both where design flows involve C-level descriptions and where exorbitantly large state spaces make simulation-based verification approaches impractical.

Share

Related resources

Drone noise reduction
Webinar

Drone noise reduction

Improve community acceptance of urban air mobility technology such as eVTOL air taxis and drones. Learn how to reduce noise using simulation and test.

Accelerate VTOL aircraft verification and certification
Webinar

Accelerate VTOL aircraft verification and certification

Find out how efficient testing techniques support VTOL aircraft verification and secure certification

eVTOL design and engineering; It’s time to talk!
E-book

eVTOL design and engineering; It’s time to talk!

Uncover the path to eVTOL program success. Download our guide to the podcast series, with key timestamp points from each episode to quickly find the most pertinent information