fact sheet

SLEC System Factsheet

Siemens Digital Industries Software High-Level Verification

SLEC System

SLEC System is a good fit for design teams verifying their RTL implementation by formally comparing it against functional SystemC/C++ models, as it significantly reduces the time and effort to establish confidence that the intended functionality is maintained.

The system models can be leveraged completely for verifying the RTL blocks without the need for testbenches and tests by using a Tcl setup, making the tool intuitive and easy to use. This approach is helpful both where design flows involve C-level descriptions and where exorbitantly large state spaces make simulation-based verification approaches impractical.

Share

Related resources

Improve quality with real-time visibility and control
E-book

Improve quality with real-time visibility and control

Boost quality and efficiency in electronics & semiconductor manufacturing with low-code. Gain real-time visibility, share KPIs, and optimize production for faster, smarter decision-making.

Advanced planning and scheduling (APS) for Industrial Machinery
E-book

Advanced planning and scheduling (APS) for Industrial Machinery

Gain better visibility and improve manufacturing processes with advanced planning and scheduling software. Read the ebook to learn more.

Achieving a record monthly production up to three times more while using the same resources
Case Study

Achieving a record monthly production up to three times more while using the same resources

Metal Design uses Opcenter Scheduling to streamline planning and scheduling and improve customer confidence