fact sheet

SLEC System Factsheet

Siemens Digital Industries Software High-Level Verification

SLEC System

SLEC System is a good fit for design teams verifying their RTL implementation by formally comparing it against functional SystemC/C++ models, as it significantly reduces the time and effort to establish confidence that the intended functionality is maintained.

The system models can be leveraged completely for verifying the RTL blocks without the need for testbenches and tests by using a Tcl setup, making the tool intuitive and easy to use. This approach is helpful both where design flows involve C-level descriptions and where exorbitantly large state spaces make simulation-based verification approaches impractical.

Share

Related resources

Kronos Characterizer
Fact Sheet

Kronos Characterizer

Library characterization is a key factor in today’s design flows. Modern static timing analysis (STA)-based design flows depend on characterized Liberty® models to work.

Advanced planning and scheduling (APS) for Industrial Machinery
E-book

Advanced planning and scheduling (APS) for Industrial Machinery

Gain better visibility and improve manufacturing processes with advanced planning and scheduling software. Read the ebook to learn more.

Transform your electronics business for the digital age
Webinar

Transform your electronics business for the digital age

Watch our on-demand webinar to learn how electronics manufacturers can implement successful digital transformation strategies that enhance collaboration improve efficiency and drive innovation.