fact sheet

SLEC System Factsheet

Siemens Digital Industries Software High-Level Verification

SLEC System

SLEC System is a good fit for design teams verifying their RTL implementation by formally comparing it against functional SystemC/C++ models, as it significantly reduces the time and effort to establish confidence that the intended functionality is maintained.

The system models can be leveraged completely for verifying the RTL blocks without the need for testbenches and tests by using a Tcl setup, making the tool intuitive and easy to use. This approach is helpful both where design flows involve C-level descriptions and where exorbitantly large state spaces make simulation-based verification approaches impractical.

Share

Related resources

Engineering Agents – Accelerating Concept Design
Webinar

Engineering Agents – Accelerating Concept Design

A Glimpse into the Future: AI Agents Co-Engineering with Humans to Boost Innovation Capabilities

Using simulation to enable faster and better transmission design choices
Case Study

Using simulation to enable faster and better transmission design choices

Hyundai Mobis uses Simcenter and HEEDS to eliminate physical prototypes in the design phase

Using advanced testing solutions to streamline e-bike drivetrain NVH analysis
Case Study

Using advanced testing solutions to streamline e-bike drivetrain NVH analysis

MAHLE uses Simcenter to cut drivetrain characterization time by 80 percent and deliver product quality