fact sheet

SLEC System Factsheet

Siemens Digital Industries Software High-Level Verification

SLEC System

SLEC System is a good fit for design teams verifying their RTL implementation by formally comparing it against functional SystemC/C++ models, as it significantly reduces the time and effort to establish confidence that the intended functionality is maintained.

The system models can be leveraged completely for verifying the RTL blocks without the need for testbenches and tests by using a Tcl setup, making the tool intuitive and easy to use. This approach is helpful both where design flows involve C-level descriptions and where exorbitantly large state spaces make simulation-based verification approaches impractical.

Share

Related resources

Closing the Gap in Software Skills for Verification Engineers
Blog Post

Closing the Gap in Software Skills for Verification Engineers

I'm excited to announce next month's U2U (User-to-User) meeting, followed by a crucial technical training session that no hardware verification…

Catapult Formal Factsheet
Fact Sheet

Catapult Formal Factsheet

Formally find mistakes, ambiguities, and undesirable design issues or user constraint problems early in the HLS design and verification process. Catapult Formal enables verification and coverage closure flow at C-level.

Catapult High-Level Synthesis and Verification Fact Sheet
Fact Sheet

Catapult High-Level Synthesis and Verification Fact Sheet

Industry leading C++/SystemC High-Level Synthesis with Low-Power estimation/optimization. Design checking, code and functional coverage verification plus formal make HLS more than mere “C to RTL.