fact sheet

SLEC System Factsheet

Siemens Digital Industries Software High-Level Verification

SLEC System

SLEC System is a good fit for design teams verifying their RTL implementation by formally comparing it against functional SystemC/C++ models, as it significantly reduces the time and effort to establish confidence that the intended functionality is maintained.

The system models can be leveraged completely for verifying the RTL blocks without the need for testbenches and tests by using a Tcl setup, making the tool intuitive and easy to use. This approach is helpful both where design flows involve C-level descriptions and where exorbitantly large state spaces make simulation-based verification approaches impractical.

Share

Related resources

Transforming semiconductor manufacturing through digital innovation
Webinar

Transforming semiconductor manufacturing through digital innovation

Watch our on-demand webinar to learn how smart manufacturing for semiconductors digital thread technology creates virtual manufacturing representations, enables real-time analytics and improves collaboration.

Solid Edge User Meet India 2024.4 Recap: Draft and MBD
Blog Post

Solid Edge User Meet India 2024.4 Recap: Draft and MBD

On December 18th, we had the privilege of attending a Solid Edge user meet focused on Solid Edge Drafting. This…

Improving efficiency by speeding up design cycles by 20 percent and design adjustment time by 30 percent
Case Study

Improving efficiency by speeding up design cycles by 20 percent and design adjustment time by 30 percent

Tremonia Mobility uses the Designcenter software suite to design eco-friendly, efficient and customizable minibuses