fact sheet

SLEC System Factsheet

Siemens Digital Industries Software High-Level Verification

SLEC System

SLEC System is a good fit for design teams verifying their RTL implementation by formally comparing it against functional SystemC/C++ models, as it significantly reduces the time and effort to establish confidence that the intended functionality is maintained.

The system models can be leveraged completely for verifying the RTL blocks without the need for testbenches and tests by using a Tcl setup, making the tool intuitive and easy to use. This approach is helpful both where design flows involve C-level descriptions and where exorbitantly large state spaces make simulation-based verification approaches impractical.

Share

Related resources

How-to guide: A better way to make a single, accurate BOM (Bill of Materials)
E-book

How-to guide: A better way to make a single, accurate BOM (Bill of Materials)

Modern PLM solutions with integrated bill of materials software simplifies BOM management.

How-To Guide: Better Design Engineering Collaboration
E-book

How-To Guide: Better Design Engineering Collaboration

How to guide for better engineering collaboration and ECAD MCAD coordination across design teams. Increase engineering productivity. Drive innovation.

How-to Guide: Design Release and Accelerating the Engineering Design Review
E-book

How-to Guide: Design Release and Accelerating the Engineering Design Review

Stop missing deadlines because of lengthy engineering design reviews and begin hitting design release deadlines with a better product lifecycle ...