白皮書

ON Semiconductor Reduces Memory BIST Insertion Time by 6X with Tessent Hierarchical Flow

ON Semiconductor Reduces Memory BIST Insertion Time by 6X with Tessent Hierarchical Flow

This paper describes a case study on the insertion of memory BIST for an ON Semiconductor multi-million gate-level netlist with 300 memory instances. The physical implementation will be done using a flat layout. Two different methodologies can be applied when it comes to physical implementation; hierarchical or fullflat. When performing physical implementation as full-flat flow, typically the DFT methodology also follows the same decision. Thus, DFT is to be inserted once for the entire gate-level design.

Share

相關資訊

Unleash the power of an integrated CAE workflow for efficient design of fast boats
Webinar

Unleash the power of an integrated CAE workflow for efficient design of fast boats

Learn how you can create a propulsion system with systems simulations and deploy it in a computational fluid dynamics (CFD) self-propulsion simulation to assess the maximum speed.

How to design a ship using a simulation-driven approach
Webinar

How to design a ship using a simulation-driven approach

Watch this webinar to learn how digital tools can change your approach on how to design a ship. Ensure all requirements are met and remove the design spiral from your process.