白皮书

Automatic sequential clock gating with PowerPro

Waveform corresponding to the clock gated datapath, the yellow check marks show the cycles during which clock to the register dout is gated. Similarly the red check marks show the additional switching eliminated by sequential clock gating on d_1 and d-2.

Clock gating is a common Register Transfer Level (RTL) power optimization. Today, RTL synthesis tools identify and automate simple, combinational clock gating. However, greater power savings can be achieved through sequential clock gating optimizations. Until recently, sequential clock gating required manual identification and implementation by expert hardware designers. Now, with the availability of RTL power optimization tools, designers have access to advanced automated, low-power design techniques, eliminating the need for the often difficult and error-prone manual methods.

This white paper describes the sequential analysis and its application to clock gating. An example of sequential clock gating is given as well as a case study of reducing power in a digital signal correlation block using an automated RTL power optimization tool.

分享

相关资源

使用功能强大的集成式数字化解决方案开发自动驾驶汽车。
Video

使用功能强大的集成式数字化解决方案开发自动驾驶汽车。

西门子自动驾驶车辆开发助力打造智能、安全的驾驶解决方案。重新思考您现有的设计和生产方式,引领未来的自动驾驶车辆变革。

凭借 E/E 系统克服自动驾驶车辆开发面临的挑战
E-book

凭借 E/E 系统克服自动驾驶车辆开发面临的挑战

通过使用 E/E 架构改善自动驾驶车辆工程,进而搭建数字化创新平台。了解更多信息