白皮书

Mixed-signal verification of an EESY-IC high-speed ADC with Symphony

Using Symphony to verify high-speed ADC chips in the subsampling of RF signals for software-defined radio applications

This white paper outlines a new mixed-signal verification flow used at EESY-IC. EESY-IC selected the Symphony platform for its mixed-signal verification flow to verify high-speed ADC chips used in the subsampling of RF signals for software-defined radio applications.

The high-speed ADC chips have a high analog content with digital controllability and require simulating large mixed-signal netlists with long simulation times and very high accuracy. Symphony gives the EESY-IC design team the ability to verify full-chip, mixed-signal designs in a few hours with desired accuracy, providing them more than 10 times the productivity over their previous flow.

分享

相关资源

揭开功能覆盖率的复杂性
White Paper

揭开功能覆盖率的复杂性

Covergroup 是一个功能异常强大的验证组件,但要正确设置 covergroup,难度可能很大。本文将概括一套用于编写明确的功能覆盖率模型的指导准则。