The Veloce Vista virtual prototype allows software engineers to integrate, validate, analyze and optimize their software against an early model of the hardware
Software-based methodologies involving virtual prototyping help to prove designs earlier and incorporate hardware and software development. Modeling, simulating and visualizing hardware's functional behavior under real-world operating conditions are all phases of virtual prototyping development. These Functional Models combined create the Virtual prototype (VP).
The Veloce Vista environment provides a simple way to create TLM platforms for SystemC structural code and link graphical symbols of individual TLM models to create a customer’s own virtual platform. The Veloce Vista environment has also the ability to import external TLM models and add them to the Vista model library.
Veloce Vista also enables software to be developed, integrated and validated on a virtual representation of the hardware that has more benefits over prototyping boards