视频

3D IC Test challenges, trends, and solutions

3D IC design enablement with Tessent

The Tessent 3D IC test approach is based on hierarchical DFT, SSN (Streaming Scan Network), enhanced TAPs (test access ports), and IEEE 1687 IJTAG (internal joint test action group) network technologies, all of which are IEEE 1838 compliant. Designed for scalability, flexibility, and ease-of-use, the Tessent solution helps customers optimize resources associated with IC test technology.

Testing 2.5D and 3D designs

The increasing number of 2.5D and 3D devices shows that is not just a contemporary
fashion but an important future direction of the semiconductor industry. 2.5D, in which multiple ICs are packaged side-by-side on a common interposer, and 3D, with dies and interposer stacked on top of each other, present unique challenges for IC test.

Only partial solutions exist today for the DFT and many details—including the DFT requirements—are not yet fully understood. There has, however, been progress throughout the semiconductor ecosystem in bringing the promise of 3D ICs to the mainstream of
design.

分享

相关资源

飞机制造商使用西门子解决方案来缩短全电动复合材料飞机的产品开发时间
Case Study

飞机制造商使用西门子解决方案来缩短全电动复合材料飞机的产品开发时间

NX、Fibersim 和 Simcenter 提升 Bye Aerospace 的生产力并减少 66% 的工程人员

借助云原生 CAD 获得超乎寻常的功能和灵活性
White Paper

借助云原生 CAD 获得超乎寻常的功能和灵活性

利用西门子的云原生 CAD 软件 Capital Electra X 提高电气设计效率和协同水平。了解更多。