White Paper

Use advanced DFT and silicon bring-up to accelerate AI chip design

Tessent technologies to speed time-to-market for AI chips

Tessent technologies for AI chip design

The market for AI chips is growing quickly, with the 2022 revenue of $20B expected to grow to over $300B by 2030. To keep up with the demand and stay competitive, AI chip designers set aggressive time-to-market goals. Design teams looking for ways to shave significant time off chip development time can look to advanced DFT and silicon bring up techniques described in this paper, including hierarchical test with Tessent™ Streaming Scan Network, shifting-left with Tessent RTL Pro, chiplet integration with Tessent Multi-die, shared memory BIST bus with Tessent MemoryBIST and faster chip bring up with Tessent Silicon Insight. Leading AI semiconductor companies have already had success with Tessent DFT tools.

Share

Conteúdo informativo relacionado

Unleash the power of an integrated CAE workflow for efficient design of fast boats
Webinar

Unleash the power of an integrated CAE workflow for efficient design of fast boats

Learn how you can create a propulsion system with systems simulations and deploy it in a computational fluid dynamics (CFD) self-propulsion simulation to assess the maximum speed.

Projeto de navio guiado por simulação
Webinar

Projeto de navio guiado por simulação

Usando automação de processos de CAD e CFD, e exploração de espaço de projeto inteligente para atender aos destinos de projeto e operação de navios