백서

Closing Functional and Structural Coverage on RTL Generated by High-Level Synthesis

Most hardware design teams have a verification methodology that requires a deep understanding of the RTL to reach their verification goals, but this type of methodology is difficult to apply to the machine generated RTL from High-level Synthesis (HLS). This paper describes innovative techniques to use with existing methodologies, for example the Universal Verification Methodology (UVM), to close functional and structural coverage on HLS generated code.

공유

관련 자료

Realize LIVE – Explore active reports in Active Workspace
Webinar

Realize LIVE – Explore active reports in Active Workspace

Watch this Realize LIVE on-demand session to learn how to build active reports in Teamcenter’s Active Workspace.

Achieve quality excellence with Teamcenter Quality
Webinar

Achieve quality excellence with Teamcenter Quality

Watch this Realize LIVE on-demand presentation session to stay updated on the latest developments and innovations in the Teamcenter Quality product line.

Meeting the requirements of the digital thread with simulation process and data management
Webinar

Meeting the requirements of the digital thread with simulation process and data management

Watch to learn how companies are realizing the value and benefits of the digital thread with simulation solutions for process and data management.