영상

3D IC Test challenges, trends, and solutions

3D IC design enablement with Tessent

The Tessent 3D IC test approach is based on hierarchical DFT, SSN (Streaming Scan Network), enhanced TAPs (test access ports), and IEEE 1687 IJTAG (internal joint test action group) network technologies, all of which are IEEE 1838 compliant. Designed for scalability, flexibility, and ease-of-use, the Tessent solution helps customers optimize resources associated with IC test technology.

Testing 2.5D and 3D designs

The increasing number of 2.5D and 3D devices shows that is not just a contemporary
fashion but an important future direction of the semiconductor industry. 2.5D, in which multiple ICs are packaged side-by-side on a common interposer, and 3D, with dies and interposer stacked on top of each other, present unique challenges for IC test.

Only partial solutions exist today for the DFT and many details—including the DFT requirements—are not yet fully understood. There has, however, been progress throughout the semiconductor ecosystem in bringing the promise of 3D ICs to the mainstream of
design.

공유

관련 자료

소비자 중심주의로 소비재 혁신 가속화
Webinar

소비자 중심주의로 소비재 혁신 가속화

Siemens 및 Accenture와 함께 소비재 산업의 혁신에 대응하십시오. 소비자 중심 전략, 옴니채널 트렌드, 스마트 패키징을 파악하여 시장을 주도하십시오.

CPG 산업 혁신: Siemens와 Accenture의 혁신적인 솔루션
White Paper

CPG 산업 혁신: Siemens와 Accenture의 혁신적인 솔루션

Siemens와 Accenture의 혁신적인 클라우드 기반 솔루션으로 CPG 제품 개발을 혁신하는 방법을 알아보십시오.