기술 문서

저항 및 전류 밀도 데이터를 사용하여 P2P 결과 디버그

To accurately segment a resistance path, designers need the ability to freely select where the interconnect path should be divided or combined | Calibre PERC |Siemens EDA

IC reliability verification provides the ability to simulate circuit performance and verify that designs are robust and reliable before going to fabrication. P2P resistance simulations deliver insight into how the parasitic resistance of the net traces may affect circuit reliability, and whether or not the circuitry will perform as designed. Net segmentation can be used to more quickly identify and reduce total effective P2P resistance.

Debugging P2P results through interconnect resistance segmentation with Calibre® PERC™ reliability verification

A P2P simulation finds and reports nets that exceed a predefined resistance threshold for various device interconnect paths. When a P2P interconnect resistance error is significantly higher than expected, which indicates there may be a routing mistake or a false violation, designers must be able to identify which segment of a reported pin-pair path is contributing to the high resistance value. Using the Calibre PERC coordinate-based P2P simulation segmentation flow to segment a net lets designers quickly isolate and identify the high resistance point causing a P2P resistance violation in an IC layout, providing a fast, effective means of reducing time spent debugging and fixing P2P resistance violations in an IC layout.

P2P 시뮬레이션은 다양한 장치 상호 연결 경로에 대해 미리 정의된 저항 임계값을 초과하는 넷을 보고합니다. P2P

공유

관련 자료

HLS를 활용하여 빠르게 시장에 출시되는 STMicroelectronics의 자동차 이미지 신호 처리 기술
White Paper

HLS를 활용하여 빠르게 시장에 출시되는 STMicroelectronics의 자동차 이미지 신호 처리 기술

STMicroelectronics는 템플릿을 사용하는 방식으로 이미지 신호 처리(image signal processing, ISP) 장치를 설계하고 검증하여 가능한 한 빨리 시장에 출시할 수 있는 독자적인 상위수준합성(HLS) 플로우를 제작하였습니다.