Shifting left can help compress production schedules while providing IC designers more time to perform additional optimization/analysis to improve the quality of their IC designs. The right shift left strategy not only improves IC designer productivity, but also enables them to consistently perform fast, accurate, early-stage signoff-quality design verification and optimization needed to shorten time to market, design over design, node over node, while ensuring IC design quality and yield.
The earlier IC designers can identify and resolve design issues, the more they can reduce the amount and complexity of rework required to achieve design tapeout. Earlier problem resolution can also help compress production schedules while providing IC designers more time to improve IC design. However, the key to achieving the full value of a shift left strategy is to find and fix those design issues one time. That means fixing them with signoff-quality solutions. Building upon the strong Calibre nmPlatform foundation, the Calibre toolsuite enables design companies to shift left with multiple design-stage verification solutions in both the custom and digital implementation space.