white paper

Mixed-signal verification of an EESY-IC high-speed ADC with Symphony

Using Symphony to verify high-speed ADC chips in the subsampling of RF signals for software-defined radio applications

This white paper outlines a new mixed-signal verification flow used at EESY-IC. EESY-IC selected the Symphony platform for its mixed-signal verification flow to verify high-speed ADC chips used in the subsampling of RF signals for software-defined radio applications.

The high-speed ADC chips have a high analog content with digital controllability and require simulating large mixed-signal netlists with long simulation times and very high accuracy. Symphony gives the EESY-IC design team the ability to verify full-chip, mixed-signal designs in a few hours with desired accuracy, providing them more than 10 times the productivity over their previous flow.

Compartir

Recursos relacionados

Digitalizing the Wire Harness Business
Webinar

Digitalizing the Wire Harness Business

Learn how wiring harness businesses can use advanced design and manufacturing engineering solutions to overcome industry challenges. Watch now

Change management solutions for the wire harness business
Webinar

Change management solutions for the wire harness business

This webinar will shed light on challenges in change management and how advanced harness manufacturing engineering solutions can help. Watch now