white paper

Five key workflows for 3D IC packaging success

Abstract city-like visual depiction of chiplets connected in a 3D IC integrated package

As traditional monolithic solutions come within limits of manufacturing and physics, the semiconductor industry searches for viable alternatives. One trending solution is disaggregating SoC into solid, fabricated IP blocks known as chiplets. Engineers then interconnect multiple chiplets into a single 3D IC integrated package that delivers better performance at a reduced cost, higher yield, and a slightly larger area than standard SoC packages.

For successful implementation, semiconductor companies need standardized interface protocols that offer plug-and-play compatibility between chiplet suppliers. With new requirements and signoffs, how do workflows and design tools evolve to meet the new demands and resolve any challenges?

3D IC design workflow focus areas for heterogeneous integration

Five workflow adoption focus areas provide immediate heterogeneous integration capability benefits while establishing a managed methodology adoption and migration process that minimizes disruption, risk, and cost. These focus areas bring heterogeneous integration-based chiplet design within reach of mainstream manufacturers.

The five focus area workflows span several interlinked domain areas:

  • Architecture definition
  • Design activities (including planning, prototyping, system technology co-optimization, and detailed physical implementation of the substrates)
  • Multi-physics analysis
  • Device-level test
  • Manufacturing

Learn more about these 3D IC design workflows in the white paper.

Share

Access as a guest

or sign in to your Siemens account

Related resources

3D IC Test challenges, trends, and solutions
Video

3D IC Test challenges, trends, and solutions

Wu Yang, Technical & Foundry Programs Manager at Siemens EDA, presents an EDA perspective on 3D IC test, including IEEE 1838 and 3D stack test methodology.

Taking 2.5D/3D IC physical verification to the next level
Technical Paper

Taking 2.5D/3D IC physical verification to the next level

Engineers working on multi-die, multi-chiplet 2.5/3D designs can use Calibre 3DStack checks to verify die alignment for proper connectivity and electrical behavior, while the precheck mode catches data/setup issues before runs.

Discontinuities Are Driving Innovation in 3D-IC Package Design and Verification
White Paper

Discontinuities Are Driving Innovation in 3D-IC Package Design and Verification

Disruption and discontinuity are often the hallmarks of progress. Multi-chip packages (MCP) or System-In-Package