video

Calibre PERC ESD flow and interactive usage for IP design

Estimated Watching Time: 34 minutes
Title slide for Intel's presentation at U2U 2024.

In this presentation from U2U North America 2024, Bryant Alvarez, Senior Physical Design Engineer at Intel, ​describes a shift-left methodology to optimize and verify electrostatic discharge (ESD) much earlier in the design cycle and speed up Calibre PERC ESD checks for IPs. Alvarez also shows how scalar methodologies and MTFLEX enablement in IP development allow optimization and verification with faster run times. Finally, Alvarez discusses the challenges and the methodology followed to verify and certify the ESD target for IP design and the Calibre PERC ESD flows (Topology, LDL, P2P, and CD) configuration needed for ESD verification in a foundry design.

Share

Related resources

Adapt to the future of energy with cloud-native design
E-book

Adapt to the future of energy with cloud-native design

Design complex electrical systems 5x faster with a cloud-native electrical CAD software for SMBs. Learn more.

The advantages of Cloud-Native Electrical Cad for Industrial Applications
Webinar

The advantages of Cloud-Native Electrical Cad for Industrial Applications

The field of electrical computer-aided design (CAD) is undergoing a transformation like never before. Traditional CAD software is making way for a new paradigm – Cloud-Native Electrical CAD.

New cloud-native Capital X Panel Designer electrical design SaaS offering helps small to medium sized businesses
Blog Post

New cloud-native Capital X Panel Designer electrical design SaaS offering helps small to medium sized businesses

Siemens Capital X Panel Designer gives individual electrical designers or small teams an affordable yet powerful electrical design solution Siemens…