Video

Calibre PERC ESD flow and interactive usage for IP design

Geschätzte Wiedergabezeit: 34 Minuten
Title slide for Intel's presentation at U2U 2024.

In this presentation from U2U North America 2024, Bryant Alvarez, Senior Physical Design Engineer at Intel, ​describes a shift-left methodology to optimize and verify electrostatic discharge (ESD) much earlier in the design cycle and speed up Calibre PERC ESD checks for IPs. Alvarez also shows how scalar methodologies and MTFLEX enablement in IP development allow optimization and verification with faster run times. Finally, Alvarez discusses the challenges and the methodology followed to verify and certify the ESD target for IP design and the Calibre PERC ESD flows (Topology, LDL, P2P, and CD) configuration needed for ESD verification in a foundry design.

Teilen

Verwandte Ressourcen

Optimieren des Standschwingungsversuchs (GVT) und der Flatterzertifizierung, um den ersten Flug früher und sicherer durchzuführen
Webinar

Optimieren des Standschwingungsversuchs (GVT) und der Flatterzertifizierung, um den ersten Flug früher und sicherer durchzuführen

Webinar – Optimieren des Standschwingungsversuchs (GVT) und der Flatterzertifizierung, um den ersten Flug früher und sicherer durchzuführen

Accelerate ground vibration tests and increase efficiency in the aircraft certification process
Webinar

Accelerate ground vibration tests and increase efficiency in the aircraft certification process

Performing a ground vibration test more efficiently. Learn how to increase efficiency in identifying modal parameters of large vibrating structures.